Part Number Hot Search : 
ECG2322 MAX11043 BD7956 00266 BD7956 1G3157 LM324 256VCF1
Product Description
Full Text Search
 

To Download SP0000-89034 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  data sheet, v1.0, september 2005 spider - tle 7232g spi driver for enhan ced relay control eight channel low-side switch automotive power
spi driver for enhanced relay control spider - tle 7232g data sheet 2 v1.0, 2005-09-30 table of contents page product summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .3 1overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 1.1 block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .5 1.2 terms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .6 2 pin configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 2.1 pin assignment spider - tle 7232g . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 2.2 pin definitions and functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .7 3 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9 3.1 maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9 4 block description and electrical characteristics . . . . . . . . . . . . . . . . . . . . . . .11 4.1 power stages . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .11 4.1.1 power supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 4.1.2 input circuit . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 4.1.3 inductive output clamp . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12 4.1.4 timing diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 4.1.5 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 4.1.6 command description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.2 protection functions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .18 4.2.1 over load protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 4.2.2 over temperature protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 4.2.3 reverse polarity protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 4.2.4 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 4.2.5 command description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 4.3 diagnostic features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .22 4.3.1 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23 4.3.2 command description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 4.4 serial peripheral interface (spi) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .25 4.4.1 spi signal description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 4.4.2 daisy chain capability . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 4.4.3 timing diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 4.4.4 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 4.4.5 spi protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 4.4.6 register overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 5 package outlines spider - tle 7232g . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .33 6 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .34
data sheet 3 v1.0, 2005-09-30 type ordering code package spider - tle 7232g SP0000-89034 p-dso-24-3 spi driver for enhanced relay control spider - tle 7232g the spider - tle 7232g is an eight channel low- side power switch in p-dso-24-3 package providing embedded protective functions. it is especially designed for standard relays in automotive applications. a serial peripheral interface (spi) is utilized for control and diagnosis of the device and the load. for direct control, there is an input pin available. the power transistors are built by n-channel vertical power mosfets. the device is monolithically integrated in smart power technology. product summary supply voltage v dd 4.5?5.5v supply voltage for so buffer v vso 3.0?5.5v on-state resistance at 25 c r ds(on, max) 1.2 ? nominal load current i l(nom, max) 240 ma over load current limitation i ds(lim, min) 1a output leakage current per channel at 25 c i ds(off, max) 1 a drain to source clamping voltage v ds(cl, min) 48 v spi clock frequency f sclk(max) 5mhz p-dso-24-3
spi driver for enhanced relay control spider - tle 7232g data sheet 4 v1.0, 2005-09-30 basic features ? 16 bit spi for diagnostics and control ? spi providing daisy chain capability ? 3.3 v and 5 v compatible spi ? a configurable input pin offers complete flexibility for pwm operation ? stable behavior at under voltage protective functions ? short circuit protection ? over load protection, configurable behavior (limitation or shutdown) ? thermal shutdown, configurable behavior (latch or restart) ? electrostatic discharge protection (esd) diagnostic functions ? diagnostic information via spi ? open load detection in off-state ? shorted to gnd detection in off-state ? over temperature in on-state ? over load in on-state applications ? especially designed for driving relays in automotive applications ? all types of capacitive, resistive and inductive loads
spi driver for enhanced relay control spider - tle 7232g overview data sheet 5 v1.0, 2005-09-30 1overview the spider - tle 7232g is an eight channel low-side relay switch (1.2 ? per channel) in p-dso-24-3 package providing embedded protective functions. the 16 bit serial peripheral interface (spi) is utilized for control and diagnosis of the device and the loads. the spi interface provides daisy-chain capability in order to assemble multiple devices in one spi chain by using the same number of micro-controller pins. the spider - tle 7232g is equipped with one input pin that can be individually routed to the output control of each channel thus offering complete flexibility in design and pcb- layout. the input mapping as well as the boolean operation between input signal an output control signal is configured via spi. the device provides full diagnosis of the load, which is open load, short to gnd as well as short circuit to v bat detection and over load / over temperature indication. the spi diagnosis flags indicate latched fault conditions that may have occurred. each output stage is protected against short circuit. in case of over load, the current of the affected channel is limited. there is a temperature sensor available for each channel to protect the device in case of over temperat ure. the shut down behavior in case of over load or over temperature can be configured via spi for each channel individually. 1.1 block diagram figure 1 block diagram overview . emf cs si sclk so spi control, diagnostic and pr otective functions open load detection temper atur e sensor gate control shor t cir cuit detection gnd in rst vdd out7 out6 out5 out4 out3 out2 out1 out0 har dwar e configuration output m onitor boolean oper ation input map output control diagnosis r egister vso reset / stand-by
spi driver for enhanced relay control spider - tle 7232g overview data sheet 6 v1.0, 2005-09-30 1.2 terms following figure shows all terms used in this data sheet. figure 2 terms in all tables of electrical characteristics is valid: channel related symbols without channel number are valid for each channel separately (e.g. v ds specification is valid for v ds0 ? v ds7 ). all spi register bits are marked as follows: addr.parameter (e.g. ctl.out0 ). in spi register description, the values in bold letters (e.g. 0 ) are default values. ter m s . em f v cs v scl k v in v si i so so i scl k i si sclk si i cs cs v so gnd i gnd out0 v ds0 i d1 out1 out2 v ds2 v ds1 i d3 out3 v ds3 i in in i d0 i d2 v bat v vso i vso vso v rst i rst rst i dd vdd v dd out4 v ds4 i d5 out5 out6 v ds6 v ds5 i d7 out7 v ds7 i d4 i d6 spider - tle 7232g
spi driver for enhanced relay control spider - tle 7232g pin configuration data sheet 7 v1.0, 2005-09-30 2 pin configuration 2.1 pin assignment spider - tle 7232g figure 3 pin configuration p-dso-24-3 2.2 pin definitions and functions pin symbol i/o function power supply 23 vdd ? power supply 11 vso ? power supply for so buffer 5, 6, 7, 8, 17, 18, 19, 20 gnd ? ground power stages 21 out0 o drain of power transistor channel 0 22 out1 o drain of power transistor channel 1 3 out2 o drain of power transistor channel 2 p-dso-24. emf (top view) vdd out1 out0 gnd rst gnd 24 23 22 21 20 19 in out2 out3 gnd cs gnd 1 2 3 4 5 6 gnd 7 8 9 10 18 17 16 15 gnd out7 out6 gnd 11 12 14 13 si sclk gnd out4 out5 vso so
spi driver for enhanced relay control spider - tle 7232g pin configuration data sheet 8 v1.0, 2005-09-30 4 out3 o drain of power transistor channel 3 9 out4 o drain of power transistor channel 4 10 out5 o drain of power transistor channel 5 15 out6 o drain of power transistor channel 6 16 out7 o drain of power transistor channel 7 inputs 24 rst i reset input pin (active low) 2 in i input multiplexer input pin spi 1 cs i spi chip select (active low) 13 sclk i serial clock 14 si i serial data in 12 so o serial data out pin symbol i/o function
spi driver for enhanced relay control spider - tle 7232g electrical characteristics data sheet 9 v1.0, 2005-09-30 3 electrical characteristics 3.1 maximum ratings stresses above the ones listed here may affect device reliability or may cause permanent damage to the device. unless otherwise specified: v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c pos. parameter symbol limit values unit test conditions min. max. power supply 3.1.1 power supply voltage v dd -0.3 5.5 v 3.1.2 vso supply voltage v vso -0.3 v dd + 0.3 v 1) 3.1.3 power supply voltage for full short circuit protection (single pulse) v bat(sc) 020 28 v ovl = 0 2) ovl = 1 power stages 3.1.4 load current i d -1 1 a 3.1.5 voltage at power transistor v ds 48 v 3.1.6 maximum energy dissipation one channel single pulse e as mj 3) 65 t j(0) = 85 c i d(0) = 0.35 a 30 t j(0) = 150 c i d(0) = 0.25 a maximum energy dissipation one channel repetitive pulses e ar mj 3) t j(0) = 150 c 110 4 cycles 18 i d(0) = 0.20 a 110 6 cycles 13 i d(0) =0.17 a logic pins 3.1.7 voltage at input pin v in -0.3 5.5 v 3.1.8 voltage at reset pin v rst -0.3 5.5 v 3.1.9 voltage at chip select pin v cs -0.3 5.5 v 3.1.10 voltage at serial clock pin v sclk -0.3 5.5 v
spi driver for enhanced relay control spider - tle 7232g electrical characteristics data sheet 10 v1.0, 2005-09-30 3.1.11 voltage at serial input pin v si -0.3 5.5 v 3.1.12 voltage at serial output pin v so -0.3 5.5 v temperatures 3.1.13 junction temperature t j -40 150 c 3.1.14 dynamic temperature increase while switching ? t j 60 c 3.1.15 storage temperature t stg -55 150 c esd susceptibility 3.1.16 esd susceptibility hbm v esd -2 2 kv according to eia/jesd 22-a 114b 1) v dd + 0.3v < 5.5v 2) details on configuration of protective function olcr.ovl can be found in section 4.2.5 3) pulse shape represents inductive switch off: i d (t) = i d (0) (1 - t / t pulse ); 0 < t < t pulse unless otherwise specified: v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c pos. parameter symbol limit values unit test conditions min. max.
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 11 v1.0, 2005-09-30 4 block description and electrical characteristics 4.1 power stages the spider - tle 7232g is an eight channel low-side relay switch. the power stages are built by n-channel vertical power mosfet transistors. 4.1.1 power supply the spider - tle 7232g is supplied by power supply line v dd which is used for the digital as well as the analog functions of the device including the gate control of the power stages. there is a power-on reset function implemented for the supply line. after start-up of the power supply, all spi registers are reset to their default values. a capacitor at pins vdd to gnd is recommended. the voltage at pin vso is used by the driver of the so line at the spi. it is designed to be functional at a wide voltage range. there is a reset pin available. at low level at this pin, all registers are set to their default values and the quiescent supply current is minimized. 4.1.2 input circuit there is an input pin available at spider - tle 7232g to control the output stages. figure 4 input mapping and boolean operator channel 7 channel 6 channel 5 channel 4 channel 2 channel 1 channel 0 i nput logic. emf & or map0 in i in out0 bol0 channel 3 & or out3 bol3 map3 gate control sle0 gate control sle3
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 12 v1.0, 2005-09-30 the input signal can be configured to be used as control signal of the output stages for each channel separately. the channels 0 to 3 differ from the channels 4 to 7 in the mapping behavior. please refer to figure 4 for details. the current sink to ground at the input pin ensures that the channels switch off in case of open pin. the zener diode protects the input circuit against esd pulses. 4.1.3 inductive output clamp when switching off inductive loads, the potential at pin out rises to v ds(cl) potential, because the inductance intends to continue driving the current. the voltage clamping is necessary to prevent destruction of the device, see figure 5 for details. nevertheless, the maximum allowed load inductance is limited. figure 5 output clamp implementation maximum load inductance during demagnetization of inductive loads, energy has to be dissipated in the spider - tle 7232g. this energy can be calculated with following equation: (1) the equation simplifies under the assumption of r l = 0: (2) the energy, which is converted into heat, is limited by the thermal design of the component. out put clamp . emf v bat i d v ds( cl ) out v ds gnd l , r l ev ds(cl) v bat v ? ds(cl) r l ------------------------------------ ln ? 1 r l i d ? v bat v ? ds(cl) ------------------------------------ ? ?? ?? ?? i d + l r l ------ ?? = e 1 2 -- - li d 2 1 v bat v bat v ? ds(cl) ------------------------------------ ? ?? ?? ?? ? =
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 13 v1.0, 2005-09-30 4.1.4 timing diagrams the power transistors are switched on and off with a dedicated slope via the out bits of the serial peripheral interface spi. the switching times t on and t off are designed equally. figure 6 switching a resistive load when the input mapping is configured accordingly, a high signal at the input pin is equivalent to a spi on command. cs v ds t switchon.emf t on t off t 20% 80% spi: on spi: off
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 14 v1.0, 2005-09-30 4.1.5 electrical characteristics unless otherwise specified: v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c typical values: v dd = 5.0 v, t j = 25 c pos. parameter symbol limit values unit test conditions min. typ. max. power supply 4.1.1 power supply voltage v dd 4.5 5.5 v 4.1.2 power supply current i dd(on) 3 5 ma all channels on 4.1.3 power supply reset current i dd(rst) 10 a v rst = 0 v v in = 0 v v sclk = 0 v v si = 0 v v cs = v dd 4.1.4 power-on reset threshold voltage v dd(po) 4.5 v output characteristics 4.1.5 on-state resistance per channel r ds(on) 1.0 1.2 2.1 ? i l = 300 ma v dd = 5 v t j = 25 c 1) t j = 150 c 4.1.6 output leakage current in stand-by mode (per channel) i d(rst) 1 2 5 a v ds = 13.5 v t j = 25 c 1) t j = 125 c t j = 150 c 1) 4.1.7 output clamping voltage v ds(cl) 48 60 v input characteristics 4.1.8 l level of pin in v in(l) 01.0v 4.1.9 h level of pin in v in(h) 2.0 v dd v 4.1.10 input voltage hysteresis at pin in ? v in 0.1 v 1) 4.1.11 l-input pull-down current through pin in i in(l) 10 100 a 1) v in = 1 v 4.1.12 h-input pull-down current through pin in i in(h) 20 50 100 a v in = 5 v
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 15 v1.0, 2005-09-30 note: characteristics show the deviation of parameter at the given supply voltage and junction temperature. typical values show the typical parameters expected from manufacturing. reset 4.1.13 l level of pin rst v rst(l) 01v 4.1.14 h level of pin rst v rst(h) 2 v dd v 4.1.15 l-input pull-up current through pin rst i rst(l) 010 a v rst = 1 v 4.1.16 h-input pull-up current through pin rst i rst(h) 20 50 100 a v rst = 2 v thermal resistance 4.1.17 junction to ambient all channels active r thja 75 k/w 1) 2) timings 4.1.18 power-on wake up time t wu(po) 200 s 4.1.19 reset duration t rst(l) 10 s 4.1.20 turn-on time v ds = 20% v bat t on 15 60 s v bat = 14 v i ds = 300 ma, resistive load sle = 0 sle = 1 4.1.21 turn-off time v ds = 80% v bat t off 15 60 s v bat = 14 v i ds = 300 ma, resistive load sle = 0 sle = 1 1) not subject to production test, specified by design 2) device mounted on pcb (100 mm 100 mm 1.5 mm). pcb without blown air. all channels with balanced loads. unless otherwise specified: v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c typical values: v dd = 5.0 v, t j = 25 c pos. parameter symbol limit values unit test conditions min. typ. max.
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 16 v1.0, 2005-09-30 4.1.6 command description imcr input mapping configuration register reset value: 08 h 76543210 map7 map6 map5 map4 map3 map2 map1 map0 rw rw rw rw rw rw rw rw field bits type description mapn (n = 7-0) nrw input mapping configuration channel n 0 channel n can not be controlled with input pin (default value) . 1 channel n can be controlled with input pin, depending on additional set-up . bocr boolean operator configuration register reset value: 00 h 76543210 bol7 bol6 bol5 bol4 bol3 bol2 bol1 bol0 rw rw rw rw rw rw rw rw field bits type description boln (n = 7-0) nrw boolean operator configuration channel n 0 logic ?or? for channel n (default value) . 1 logic ?and? for channel n .
spi driver for enhanced relay control spider - tle 7232g block description and electrical characteristics data sheet 17 v1.0, 2005-09-30 srcr slew rate configuration register reset value: 00 h 76543210 sle7 sle6 sle5 sle4 sle3 sle2 sle1 sle0 rw rw rw rw rw rw rw rw field bits type description sle n (n = 7-0) nrw slew rate configuration channel n 0 channel n is switched fast (default value) . 1 channel n is switched slowly . ctl output control register reset value: 00 h 76543210 out7 out6 out5 out4 out3 out2 out1 out0 rw rw rw rw rw rw rw rw field bits type description out n (n = 7-0) nrw output control channel n 0 channel n is switched off (default value) . 1 channel n is switched on, depending on additional set-up .
spi driver for enhanced relay control spider - tle 7232g protection functions data sheet 18 v1.0, 2005-09-30 4.2 protection functions the device provides embedded protective functions. integrated protection functions are designed to prevent ic destruction under fault conditions described in this data sheet. fault conditions are considered as ?outside? normal operating range. protection functions are not designed for continuous repetitive operation. there is an over load and over temperatur e protection implemented in the spider - tle 7232g. the behavior of the protective functions can be set-up via spi. following figure gives an overview about the protective functions. figure 7 protective functions 4.2.1 over load protection the spider - tle 7232g is protected in case of over load or short circuit of the load. the behavior in case of over load can be configured as follows: a) the current is limited to i ds(lim) . after time t d(fault) , the according over load flag ln is set. the channel may shut down due to over temperature. b) the current is limited to i ds(lim) . after time t d(off) , the over loaded channel n switches off and the according over load flag ln is set. the over load flag ( cln ) of the affected channel is cleared by a low-high transition of the input signal. for timing information, please refer to figure 8 for details. prot ect ion. emf outn input mapping mapn boln outn in temperature monitor current limitation gate control ovtn t tn cln ovln & & delay gnd
spi driver for enhanced relay control spider - tle 7232g protection functions data sheet 19 v1.0, 2005-09-30 figure 8 over load behavior 4.2.2 over temperature protection a temperature sensor for each channel causes an overheated channel n to switch off immediately to prevent destruction. the behavior in case of over temperature can be configured as follows: a) after cooling down, the channel is switched on again with thermal hysteresis ? t j . b) the affected channel stays switched off until the over temperature flag is cleared. the over temperature flag of the affected c hannel is cleared by a low-high transition of the input signal. 4.2.3 reverse polarity protection in case of reverse polarity, the intrinsic body diode of the power transistor causes power dissipation. the reverse current through the intrinsic body diode has to be limited by the connected load. the v dd supply pin must be protected against reverse polarity externally. the over-temperature protection as well as other protective functions are not active during reverse polarity. overloadtiming . emf in i d t t t d(fault) l = 1 b l = 0 b i d( lim) in i d t t t d(off) l = 1 b l = 0 b i d( l im) olcr.ovl = 0 olcr.ovl = 1
spi driver for enhanced relay control spider - tle 7232g protection functions data sheet 20 v1.0, 2005-09-30 4.2.4 electrical characteristics unless otherwise specified: v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c typical values: v dd = 5.0 v, t j = 25 c pos. parameter symbol limit values unit test conditions min. typ. max. over load protection 4.2.1 over load current limitation i d(lim) 12a ovl = 0 4.2.2 over load shut-down delay time t d(off) 10 50 s ovl = 1 over temperature protection 4.2.3 over temperature shut-down threshold t j(ot) 170 200 c 1) 1) not subject to production test, specified by design 4.2.4 thermal hysteresis ? t j(ot) 10 k 1)
spi driver for enhanced relay control spider - tle 7232g protection functions data sheet 21 v1.0, 2005-09-30 4.2.5 command description olcr over load configuration register reset value: 00 h 76543210 ovl7 ovl6 ovl5 ovl4 ovl3 ovl2 ovl1 ovl0 rw rw rw rw rw rw rw rw field bits type description ovln (n = 7-0) nrw over load configuration channel n 0 channel n limits the current in case of over load (default value) . 1 channel n shuts down in case of over load . otcr over temperature configuration register reset value: 00 h 76543210 ovt7 ovt6 ovt5 ovt4 ovt3 ovt2 ovt1 ovt0 rw rw rw rw rw rw rw rw field bits type description ovtn (n = 7-0) nrw over temperature configuration channel n 0 autorestart (default value) 1 latched shut down
spi driver for enhanced relay control spider - tle 7232g diagnostic features data sheet 22 v1.0, 2005-09-30 4.3 diagnostic features the spi of spider - tle 7232g provides diagnosis information about the device and about the load. there are following diagnosis flags implemented: ? the diagnosis information of the protective functions (flags cln and tn ) of channel n is latched in the diagnosis flag pn . ? the open load diagnosis of channel n is latched in the diagnosis flag oln . ? the short to gnd monitor information of channel n is latched in the diagnosis flag sgn . all flags are cleared after a successful spi transmission. there is an output state monitor implemented in the device that indicates the switch state of the device in register sta . depending on the voltage level at input pin and protective functions the bits are high or low. please see figure 9 for details: figure 9 block diagram diagnosis outn i ds( pd) sgn vdd v ds( sg ) i ds( sg ) diagnosis . emf protective functions cln tn or spi mux 00 01 10 oln v ds( o l ) chn outn sta. gate control pn gnd
spi driver for enhanced relay control spider - tle 7232g diagnostic features data sheet 23 v1.0, 2005-09-30 4.3.1 electrical characteristics unless otherwise specified: v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c typical values: v dd = 5.0 v, t j = 25 c pos. parameter symbol limit values unit test conditions min. typ. max. off state diagnosis 4.3.1 open load detection threshold voltage v ds(ol) v dd - 2.5 v dd - 2 v dd - 1.3 v 4.3.2 output pull-down diagnosis current per channel i d(pd) 50 90 150 a 4.3.3 short to gnd detection threshold voltage v ds(sg) v dd - 3.4 v dd - 3.0 v dd - 2.6 v 4.3.4 output diagnosis current for short to gnd per channel i d(sg) -150 -100 -50 a v ds = 0 v 4.3.5 fault delay time t d(fault) 50 100 200 s
spi driver for enhanced relay control spider - tle 7232g diagnostic features data sheet 24 v1.0, 2005-09-30 4.3.2 command description sta output status monitor reset value: 00 h 76543210 out7 out6 out5 out4 out3 out2 out1 out0 rrrrrrrr field bits type description outn (n = 7-0) nr output status 0 voltage level at channel n: v ds > v ds(ol) . 1 voltage level at channel n: v ds < v ds(ol) .
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 25 v1.0, 2005-09-30 4.4 serial peripheral interface (spi) the diagnosis and control interface is based on a serial peripheral interface (spi). the spi is a full duplex synchronous serial slave interface, which uses four lines: so, si, sclk and cs . data is transferred by the lines si and so at the data rate given by sclk. the falling edge of cs indicates the beginning of a data access. data is sampled in on line si at the falling edge of sclk and shifted out on line so at the rising edge of sclk. each access must be terminated by a rising edge of cs . a modulo 8 counter ensures that data is taken only, when a multiple of 8 bit has been transferred. the interface provides daisy chain capability. figure 10 serial peripheral interface the spi protocol is described in section 4.4.5 . it is reset to the default values after power-on reset or a low signal at pin rst. 4.4.1 spi signal description cs - chip select: the system micro controller selects the spider - tle 7232g by means of the cs pin. whenever the pin is in low state, data transfer can take place. when cs is in high state, any signals at the sclk and si pins are ignored and so is forced into a high impedance state. cs high to low transition: ? the diagnosis information is transferred into the shift register. cs low to high transition: ? command decoding is only done, when after the falling edge of cs exactly a multiple (1, 2, 3, ?) of eight sclk signals have been detected. ? data from shift register is transferred into the input matrix register. ? the diagnosis flags are cleared. sclk - serial clock: this input pin clocks the internal shift register. the serial input (si) transfers data into the shift register on the falling edge of sclk while the serial output 14 13 12 11 14 13 12 11 msb msb spi.emf lsb 6 5 4 3 2 1 lsb 6 5 4 3 2 1 10 9 8 10 9 8 7 7 so si cs sclk time
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 26 v1.0, 2005-09-30 (so) shifts diagnostic information out on the rising edge of the serial clock. it is essential that the sclk pin is in low state whenever chip select cs makes any transition. si - serial input: serial input data bits are shifted in at this pin, the most significant bit first. si information is read on the falling edge of sclk. the 16 bit input data consist of two parts (control and data). please refer to section 4.4.5 for further information. so serial output: data is shifted out serially at this pin, the most significant bit first. so is in high impedance state until the cs pin goes to low state. new data will appear at the so pin following the rising edge of sclk. please refer to section 4.4.5 for further information. 4.4.2 daisy chain capability the spi of spider - tle 7232g provides daisy chain capability. in this configuration several devices are activated by the same cs signal mcs . the si line of one device is connected with the so line of another device (see figure 11 ), which builds a chain. the ends of the chain are connected with the output and input of the master device, mo and mi respectively. the master device provides the master clock mclk, which is connected to the sclk line of each device in the chain. figure 11 daisy chain configuration in the spi block of each device, there is one shift register where one bit from si line is shifted in each sclk. the bit shifted out can be seen at so. after 16 sclk cycles, the data transfer for one device has been finished. in single chip configuration, the cs line must go high to make the device accept the transferred data. in daisy chain configuration the data shifted out at device #1 has been shifted in to device #2. when using three devices in daisy chain, three times 16 bits have to be shifted through the devices. after that, the mcs line must go high (see figure 12 ). si device 1 spi sclk so cs si device 2 spi sclk so cs si device 3 spi sclk so cs mo mi mcs mclk spi_dasychain. emf
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 27 v1.0, 2005-09-30 figure 12 data transfer in daisy chain configuration 4.4.3 timing diagrams figure 13 timing diagram mi mo mcs mclk s i devi ce 3 s i devi ce 2 si device 1 s o devi ce 3 s o devi ce 2 so device 1 time spi _dasychain2. emf cs sclk si t cs(lead) t cs( td ) t cs(lag) t scl k( h) t scl k( l ) t scl k( p) t si( su ) t si( h ) so t so( v) t so( d is) 0. 7 v dd 0. 2 v dd 0. 7 v dd 0. 2 v dd 0. 7 v dd 0. 2 v dd 0. 7 v dd 0. 2 v dd spi timing. emf
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 28 v1.0, 2005-09-30 4.4.4 electrical characteristics unless otherwise specified: v vso = 3.0 v to 5.5 v, v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c typical values: v vso = 5.0 v, v dd = 5.0 v, t j = 25 c pos. parameter symbol limit values unit test conditions min. typ. max. power supply 4.4.1 power supply voltage for so buffer v vso 3.0 5.5 v input characteristics (cs , sclk, si) 4.4.2 l level of pin cs sclk si v cs(l) v sclk(l) v si(l) 01v 4.4.3 h level of pin cs sclk si v cs(h) v sclk(h) v si(h) 2 v dd v 4.4.4 l-input pull-up current through cs i cs(l) 10 20 50 a v cs = 0 v 4.4.5 h-input pull-up current through cs i cs(h) 550 a 1) v cs = 2 v 4.4.6 l-input pull-down current through pin sclk si i sclk(l) i si(l) 550 a 1) v sclk = 1 v v si = 1 v 4.4.7 h-input pull-down current through pin sclk si i sclk(h) i si(h) 10 20 50 a v sclk = 5 v v si = 5 v output characteristics (so) 4.4.8 l level output voltage v so(l) 00.4v i so = -2.5 ma 4.4.9 h level output voltage v so(h) 4.6 2.4 5 3 i so = 2 ma v vso = 5 v v vso = 3 v 4.4.10 output tristate leakage current i so(off) -10 10 a v cs = v dd
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 29 v1.0, 2005-09-30 timings 4.4.11 serial clock frequency f sclk 05mhz 4.4.12 serial clock period t sclk(p) 200 ns 4.4.13 serial clock high time t sclk(h) 50 ns 4.4.14 serial clock low time t sclk(l) 50 ns 4.4.15 enable lead time (falling cs to rising sclk) t sclk(lead) 250 ns 4.4.16 enable lag time (falling sclk to rising cs ) t sclk(lag) 250 ns 4.4.17 transfer delay time (rising cs to falling cs ) t cs(del) 250 ns 4.4.18 data setup time (required time si to falling sclk) t si(su) 20 ns 4.4.19 data hold time (falling sclk to si) t si(h) 20 ns 4.4.20 output disable time (rising cs to so tri- state) t so(dis) 150 ns 1) 4.4.21 output data valid time with capacitive load t so(v) 100 ns c l = 50 pf 1) 1) not subject to production test, specified by design. unless otherwise specified: v vso = 3.0 v to 5.5 v, v dd = 4.5 v to 5.5 v, t j = -40 c to 150 c typical values: v vso = 5.0 v, v dd = 5.0 v, t j = 25 c pos. parameter symbol limit values unit test conditions min. typ. max.
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 30 v1.0, 2005-09-30 4.4.5 spi protocol the spi protocol of the spider - tle 7232g provides two types of registers. the control registers and the diagnosis registers. after power-on reset, all register bits set to default values. si reset value: xxxx h 1514131211109876543210 cmd 0 0 0 addr data field bits type description cmd 15:14 command 00 diagnosis only: the requested data is shifted out at so. this command does not change any register setting . 01 read register: the register content of the addressed register will be sent in the next frame . 10 reset registers: all registers are reset to their default values . 11 write register: the data of the si word will be written to the addressed register . addr 10:8 address pointer to register for read and write command data 7:0 data data written to or read from register selected by address addr
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 31 v1.0, 2005-09-30 note: reading a register needs two spi frames. in the first frame the rd command is sent. in the second frame the output at spi signal so will contain the requested information. a new command can be executed in the second frame. so standard diagnosis reset value: xxxx h 1514131211109876543210 ch7 ch6 ch5 ch4 ch3 ch2 ch1 ch0 field bits type description chn (n = 7-0) (2n+1): 2n standard diagnosis for channel n 00 short circuit to gnd 01 open load 10 over load, over temperature 11 normal operation so second frame of read command reset value: xxxx h 1514131211109876543210 01000 addr data field bits type description addr 10:8 address pointer to register for read and write command data 7:0 data data written to or read from register selected by address addr
spi driver for enhanced relay control spider - tle 7232g serial peripheral interface (spi) data sheet 32 v1.0, 2005-09-30 4.4.6 register overview name w/r addr76543210default 1) 1) the default values are set after reset. imcr w/r 001 b map7 map6 map5 map4 map3 map2 map1 map0 08 h bocr w/r 010 b bol7 bol6 bol5 bol4 bol3 bol2 bol1 bol0 00 h olcr w/r 011 b ovl7 ovl6 ovl5 ovl4 ovl3 ovl2 ovl1 ovl0 00 h otcr w/r 100 b ovt7 ovt6 ovt5 ovt4 ovt3 ovt2 ovt1 ovt0 00 h srcr w/r 101 b sle7 sle6 sle5 sle4 sle3 sle2 sle1 sle0 00 h sta r 110 b out7 out6 out5 out4 out3 out2 out1 out0 00 h ctl w/r 111 b out7 out6 out5 out4 out3 out2 out1 out0 00 h
spi driver for enhanced relay control spider - tle 7232g package outlines spider - tle 7232g data sheet 33 v1.0, 2005-09-30 5 package outlines spider - tle 7232g figure 14 p-dso-24-3 (plastic dual small outline package) lead width can be 0.61 max. in dambar area does not include plastic or metal protrusion of 0.15 max. per side index marking 1.27 +0.15 0.35 15.6 1 24 2) -0.4 1) 12 0.2 13 24x 0.1 2.65 max. 0.2 -0.1 2.45 -0.2 0.4 +0.8 10.3 0.3 0.35 x 45? -0.2 7.6 1) 0.23 +0.09 max. 8? 1) 2) dimensions in mm y ou can find all of our packages, sorts of packing and others in our infineon internet page ?products?: http://www.infineon.com/products .
spi driver for enhanced relay control spider - tle 7232g revision history data sheet 34 2005-09-30 6 revision history version date changes v1.0 05-09-30 release of data sheet
edition 2005-09-30 published by infineon technologies ag, st.-martin-strasse 53, d-81541 mnchen, germany ? infineon technologies ag 2005. all rights reserved. attention please! the information herein is given to describe certain components and shall not be considered as warranted characteristics. terms of delivery and rights to technical change reserved. we hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein. infineon technologies is an approved cecc manufacturer. information for further information on technology, delivery terms and conditions and prices please contact your nearest infineon technologies office in germany or our infineon technologies representatives worldwide. warnings due to technical requirements components may contain dangerous substances. for information on the types in question please contact your nearest infineon technologies office. infineon technologies components may only be used in life-support devices or systems with the express written approval of infineon technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. if they fail, it is reasonable to assume that the health of the user or other persons may be endangered. spi driver for enhanced relay control spider - tle 7232g data sheet 35 2005-09-30
http://www.infineon.com published by infineon technologies ag


▲Up To Search▲   

 
Price & Availability of SP0000-89034

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X